Tessolve offers a unique combination of pre-silicon and post-silicon expertise to provide an efficient turnkey solution for silicon bring-up, and spec to the product. With 3200+ employees worldwide, Tessolve provides a one-stop-shop solution with full-fledged hardware and software capabilities, including its advanced silicon and system testing labs.Tessolve offers a Turnkey ASIC Solution, from design to packaged parts. Tessolve’s design services include solutions on advanced process nodes with a healthy eco-system relationship with EDA, IP, and foundries. Our front-end design strengths integrated with the knowledge from the backend flow, allows Tessolve to catch design flaws ahead in the cycle, thus reducing expensive re-design costs, and risks. We actively invest in the R&D center of excellence initiatives such as 5G, mmWave, Silicon photonics, HSIO, HBM/HPI, system-level test, and others. Tessolve also offers end-to-end product design services in the embedded domain from concept to manufacturing under an ODM model with application expertise in Avionics, Automotive, Industrial and Medical segments. Tessolve’s Embedded Engineering services enable customers a faster time-to-market through deep domain expertise, innovative ideas, diverse embedded hardware & software services, and built-in infrastructure with world-class lab facilities.Tessolve’s clientele includes Tier 1 clients across multiple market segments, 9 of the top 10 semiconductor companies, start-ups, and government entities. We have a global presence over 12 countries with office locations in the United States, India, Singapore, Malaysia, Germany, United Kingdom, Canada, UK, Japan, Taiwan, Philippines, and Test Labs in India, Singapore, Malaysia, Austin, San Jose.For more details, visit .Role OverviewWe are looking for a Senior Physical Design Engineer with strong hands‑on experience in full‑chip and/or block‑level implementation. The ideal candidate should have solid exposure to advanced nodes and be comfortable working in a fast‑paced, multi‑client environment.Key ResponsibilitiesHandle end‑to‑end physical design implementation from RTL to GDSIIBlock‑level / Full‑chip Floorplanning, Power Planning, Placement, CTS, RoutingPerform timing closure including setup, hold, and clock skew optimizationRun and close Physical Verification (DRC/LVS)IR Drop and EM analysis, congestion analysis, and mitigationDebug and resolve timing, power, and signal integrity issuesWork closely with RTL, STA, DFT, and Verification teamsSupport tape‑out activities and customer deliverablesMentor junior engineers and review PD flows (for senior candidates)Required Skills & Qualifications6+ years of hands‑on experience in Physical Design / VLSI BackendStrong expertise in Place & Route and Timing ClosureExperience in advanced technology nodes (28nm and below preferred)Good knowledge of low‑power design techniquesStrong understanding of clocking methodologies and constraintsProficiency with PD tools such as:Synopsys: ICC2, PrimeTimeCadence: Innovus, TempusScripting skills in TCL / Perl / Python (preferred)Ability to work independently and in team‑oriented environmentsGood to HaveFull‑chip ownership or tape‑out experienceClient‑facing or multi‑project exposureExperience working in services / consulting environmentsPrior mentoring or lead responsibilitiesWhy Join Tessolve?Work with global semiconductor leadersExposure to diverse projects and advanced nodesStrong learning curve and career growth opportunitiesCollaborative and technically strong engineering cultureCompetitive compensation and benefitsInterested candidates can share their resumes at
Job Title
Senior Physical Design Engineer